CMPEN271

HW# 9B

11/9/2017

Ruiyang Qin

## **HW #9B: BCD Ripple Counter (see schedule)**

#2. Design and simulate a <u>BCD ripple counter</u> with the MOD equal to the last 2 digits, (LSDs) of your PSU email address. (If the last 2 digits of your PSU email address are less than 11 or a power of 2, then let MOD=50). See instructor for additional details.

The output to this circuit are  $\underline{\text{two, 7-segment LED displays}}$ . Use  $\underline{7447}$  (or equivalent) drivers. Use negative-edge triggered JK flip flops in your design and any other logic gates as needed. Include timing diagrams (with reset) with markups. Include critical portions of the timing diagrams with annotations. Include timing diagram markups for 2 counts before the reset to 0, count = 0, and 2 counts after the reset to 0. Show count values in both binary and in decimal. Label msb and lsb for each counter/digit. For example, if you have to design a MOD 50 counter (count sequence 0 to 49) then you would show binary and decimal markups on timing diagram for counts 48, 49, 0, 1, 2.

<u>Hint</u>: start with the 00 to 99 BCD counter discussed earlier in this lecture. Make sure the 00 to 99 BCD counter fully works with the 7-segment displays in Multisim and then modify to reset at a new count value.

MSD (most sign. digit)





LSD (least sign. digit)

2



